Espressif Systems /ESP32-C2 /SYSTEM /BT_LPCK_DIV_INT

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as BT_LPCK_DIV_INT

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0BT_LPCK_DIV_NUM

Description

clock config register

Fields

BT_LPCK_DIV_NUM

This field is lower power clock frequent division factor

Links

() ()